| CS4448 Assignment6 Solution  1. An address generated by a CPU is referred to as a  A) physical address  B) logical address  C) post relocation register address  D) Memory-Management Unit (MMU) generated address                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ans: B                                                                                                                                                                                                                                                                         |
| <ul> <li>2. Suppose a program is operating with execution-time binding and the physical address generated is 300. The relocation register is set to 100. What is the corresponding logical address?</li> <li>A) 199</li> <li>B) 201</li> <li>C) 200</li> <li>D) 300</li> </ul> |
| Ans: C                                                                                                                                                                                                                                                                         |
| 3. The mapping of a logical address to a physical address is done in hardware by the  A) memory-management-unit (MMU)  B) memory address register  C) relocation register  D) dynamic loading register                                                                         |
| Ans: A                                                                                                                                                                                                                                                                         |
| <ul> <li>4 is the dynamic storage-allocation algorithm which results in the smallest leftover hole in memory.</li> <li>A) First fit</li> <li>B) Best fit</li> <li>C) Worst fit</li> <li>D) None of the above</li> </ul>                                                        |
| Ans: B                                                                                                                                                                                                                                                                         |
| <ul> <li>5 is the dynamic storage-allocation algorithm which results in the largest leftover hole in memory.</li> <li>A) First fit</li> <li>B) Best fit</li> <li>C) Worst fit</li> <li>D) None of the above</li> </ul>                                                         |
| Ans: C                                                                                                                                                                                                                                                                         |

| <ul> <li>6. A(n) page table has one page entry for each real page (or frame) of memory.</li> <li>A) inverted</li> <li>B) clustered</li> <li>C) forward-mapped</li> <li>D) virtual</li> </ul>                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ans: A                                                                                                                                                                                                                                       |
| <ul> <li>7. Consider a logical address with a page size of 8 KB. How many bits must be used to represent the page offset in the logical address?</li> <li>A) 10</li> <li>B) 8</li> <li>C) 13</li> <li>D) 12</li> </ul>                       |
| Ans: C                                                                                                                                                                                                                                       |
| 8. Assume a system has a TLB hit ratio of 90%. It requires 15 nanoseconds to access the TLB, and 85 nanoseconds to access main memory. What is the effective memory access time in nanoseconds for this system?  Effective Access Time (EAT) |
| EAT = $(85 + 15) *0.9 + (2*85 + 15)(1 - 0.9) = 90 + 18.5 = 108.5$ nanoseconds                                                                                                                                                                |
| <ul> <li>9. Given the logical address 0xAEF9 (in hexadecimal) with a page size of 256 bytes, what is the page number?</li> <li>A) 0xAE</li> <li>B) 0xF9</li> <li>C) 0xA</li> <li>D) 0x00F9</li> </ul>                                        |
| Ans: A                                                                                                                                                                                                                                       |
| <ul> <li>10. Given the logical address 0xAEF9 (in hexadecimal) with a page size of 256 bytes, what is the page offset?</li> <li>A) 0xAE</li> <li>B) 0xF9</li> <li>C) 0xA</li> <li>D) 0xF900</li> </ul>                                       |
| Ans: B                                                                                                                                                                                                                                       |
| <ul><li>11. Consider a 32-bit address for a two-level paging system with an 8 KB page size. The outer page table has 1024 entries. How many bits are used to represent the second-level page table?</li><li>A) 10</li></ul>                  |

| B) | 8  |
|----|----|
| C) | 12 |
| D) | 9  |

Ans: D

- 12. With segmentation, a logical address consists of \_\_\_\_\_.
- A) segment number and offset
- B) segment name and offset
- C) segment number and page number
- D) segment table and segment number

Ans: A

- 13. Assume the value of the base and limit registers are 1200 and 350 respectively. Which of the following addresses (physical) is legal?
- A) 355
- B) 1200
- C) 1551
- D) all of the above

Ans: B

14. What is the advantage of using dynamic loading?

Ans: With dynamic loading a program does not have to be stored, in its entirety, in main memory. This allows the system to obtain better memory-space utilization. This also allows unused routines to stay out of main memory so that memory can be used more effectively. For example, code used to handle an obscure error would not always use up main memory.

## 15. Consider the following segment table

| Segment | Base | Length |
|---------|------|--------|
| 0       | 219  | 600    |
| 1       | 2300 | 14     |
| 2       | 2500 | 1000   |
| 3       | 1327 | 580    |
| 4       | 1952 | 96     |

What are the physical addresses for the following logical addresses. (all numbers we used here are decimal numbers (base 10))

- a) 0,430
- b) 1,10

| c) 2,500                      |                    |                |      |      |
|-------------------------------|--------------------|----------------|------|------|
| d) 3,400                      |                    |                |      | :    |
| e) 4,112                      |                    |                | 0019 | 0056 |
|                               |                    |                | 0017 | 0144 |
| Ans:                          | 640                |                |      | 0036 |
| a. 219 + 430 =                |                    |                |      | :    |
| b. 2300 + 10 =                |                    |                |      |      |
| c. 2500+500=<br>d. 1327 + 400 |                    |                | 001A | 0030 |
|                               | rence, trap to ope | erating system |      | 0026 |
| c. megar rerer                | ence, trup to op-  | crating system |      | 0015 |
|                               |                    |                |      | 0078 |
| l 6. Two-Level Pa             | oge-Table (hasa    | 16 addross)    |      | 60AF |
|                               | -                  | 10 address)    |      | 60F3 |
| Logical addre                 | 1                  | 1.01.4         |      | :    |
| P1 8bits                      | P2 8bits           | d 8bits        |      |      |
|                               |                    |                | 001B | 0023 |
|                               |                    |                |      | 0079 |
| Outer page tal                | ble                |                |      | 0065 |
| 0 001                         | A                  |                |      | :    |
| 1 0011                        | 3                  |                |      |      |
| 2 0010                        | C                  |                | 001C | 0099 |
| 3 0019                        | )                  |                |      | 1102 |
|                               |                    |                |      | 0088 |
|                               |                    |                |      | :    |
|                               |                    |                |      |      |
|                               |                    |                | 001D | 1125 |
|                               |                    |                |      |      |

main memory

1456



Generate physical addresses for the following logical addresses.

- a) 0004F9
- b) 010256
- c) 0301AB
- d) 0005AD

## Ans:

- a) 60AFF9
- b) 006556
- c) 0144AB
- d) 60F3AD

## 17. Hash page table. (base 16 address)

Logical address 24 bits

Each page/frame 4k

Hash function is page\_number%8

→(page\_number, frame\_number)

| 0 | $\rightarrow$ (0,0FA) $\rightarrow$ (8,035) $\rightarrow$ (16,052) |
|---|--------------------------------------------------------------------|
| 1 | $\rightarrow$ (1,08B) $\rightarrow$ (9,025)                        |
| 2 | $\rightarrow$ (2,432) $\rightarrow$ (10,0AB)                       |
| 3 | •                                                                  |
|   |                                                                    |
|   | •                                                                  |
| • |                                                                    |
|   |                                                                    |

Generate physical addresses for the following logical addresses.

- a) 000FF1
- b) 008A3B
- c) 009359
- d) 00A08B
- e) 0020FA

## Ans:

- a) 0FAFF1
- b) 035A3B
- c) 025359
- d) 0AB08B
- e) 4320FA